# 6.4 Encoder Registers

### Attention:

The encoder interface is not available in Step&Direction mode, as the encoder pins serve a different function in that mode.

| ENCODER REGISTER SET (0x380x3C) |      |    |                   |                                                                                                                                                                                                                                                                                                    |                                                                                                                           |  |
|---------------------------------|------|----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| R/W                             | Addr | n  | Register          | Description I bit names                                                                                                                                                                                                                                                                            | Range [Unit]                                                                                                              |  |
| RW                              | 0x38 | 11 | ENCMODE           | Encoder configuration and use of N channel See separate table!                                                                                                                                                                                                                                     |                                                                                                                           |  |
| RW                              | 0x39 | 32 | X_ENC             | Actual encoder position (signed)                                                                                                                                                                                                                                                                   | -2^31<br>+(2^31)-1                                                                                                        |  |
| W                               | 0x3A | 32 | ENC_CONST         | Accumulation constant (signed)  16 bit integer part, 16 bit fractional part  X_ENC accumulates +/- ENC_CONST / (2^16*X_ENC) (binary) or +/-ENC_CONST / (10^4*X_ENC) (decimal)  ENCMODE bit enc_sel_decimal switches between decimal and binary setting. Use the sign, to match rotation direction! | binary:<br>± [µsteps/2^16]<br>±(0<br>32767.999847)<br>decimal:<br>±(0.0<br>32767.9999)<br>reset default =<br>1.0 (=65536) |  |
| R+<br>WC                        | 0x3B | 2  | ENC_STATUS        | bit 0: n_event bit 1: deviation_warn  1: Event detected. To clear the status bit, write with a 1 bit at the corresponding position.  Deviation_warn cannot be cleared while a warning still persists. Set ENC_DEVIATION zero to disable. Both bits are ORed to the interrupt output signal.        |                                                                                                                           |  |
| R                               | 0x3C | 32 | ENC_LATCH         | Encoder position X_ENC latched on N event                                                                                                                                                                                                                                                          |                                                                                                                           |  |
| W                               | 0x3D | 20 | ENC_<br>DEVIATION | Maximum number of steps deviation between encoder counter and XACTUAL for deviation warning Result in flag ENC_STATUS.deviation_warn 0=Function is off.                                                                                                                                            |                                                                                                                           |  |

# 6.4.1 ENCMODE - Encoder Register

| 0x38 | 0x38: ENCMODE – ENCODER REGISTER |                                                                           |                                                                           |  |  |
|------|----------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|
| Bit  | Name                             | Comment                                                                   |                                                                           |  |  |
| 10   | 10 enc_sel_decimal               |                                                                           | Encoder prescaler divisor binary mode:                                    |  |  |
|      |                                  |                                                                           | Counts ENC_CONST(fractional part) 165536                                  |  |  |
|      |                                  | 1                                                                         | Encoder prescaler divisor decimal mode:                                   |  |  |
|      |                                  |                                                                           | Counts in ENC_CONST(fractional part) /10000                               |  |  |
| 9    | latch_x_act                      | so latch XACTUAL position together with X_ENC.                            |                                                                           |  |  |
|      |                                  |                                                                           | Allows latching the ramp generator position upon an N channel event as    |  |  |
|      |                                  | selected by pos_edge and neg_edge.                                        |                                                                           |  |  |
| 8    | 8 clr_enc_x                      |                                                                           | Upon N event, X_ENC becomes latched to ENC_LATCH only                     |  |  |
|      |                                  | 1                                                                         | Latch and additionally clear encoder counter X_ENC at N-event             |  |  |
| 7    | neg_edge                         | пp                                                                        | N channel event sensitivity                                               |  |  |
| 6    | pos_edge                         | 0 0                                                                       | N channel event is active during an active N event level                  |  |  |
|      |                                  | 0 1                                                                       | N channel is valid upon active going N event                              |  |  |
|      |                                  | 1 0                                                                       | N channel is valid upon inactive going N event                            |  |  |
|      |                                  | 1 1                                                                       | N channel is valid upon active going and inactive going N event           |  |  |
| 5    | 5 clr_once                       |                                                                           | 1: Latch or latch and clear X_ENC on the next N event following the write |  |  |
|      |                                  | access                                                                    |                                                                           |  |  |
| 4    | clr_cont                         | 1: Always latch or latch and clear X_ENC upon an N event (once per        |                                                                           |  |  |
|      |                                  | revolution, it is recommended to combine this setting with edge sensitive |                                                                           |  |  |
|      |                                  |                                                                           | N event)                                                                  |  |  |
| 3    | ignore_AB                        | 0                                                                         | An N event occurs only when polarities given by                           |  |  |
|      |                                  |                                                                           | pol_N, pol_A and pol_B match.                                             |  |  |
|      |                                  | 1                                                                         | Ignore A and B polarity for N channel event                               |  |  |
| 2    | pol_N                            | Defines active polarity of N (0=low active, 1=high active)                |                                                                           |  |  |
| 1    | pol_B                            | Required B polarity for an N channel event (0=neg., 1=pos.)               |                                                                           |  |  |
| 0    | pol_A                            | Required A polarity for an N channel event (0=neg., 1=pos.)               |                                                                           |  |  |

### 20 ABN Incremental Encoder Interface

The TMC5160 is equipped with an incremental encoder interface for ABN encoders. The encoder inputs are multiplexed with other signals in order to keep the pin count of the device low. The basic selection of the peripheral configuration is set by the register *GCONF*. The use of the N channel is optional, as some applications might use a reference switch or stall detection rather than an encoder N channel for position referencing. The encoders give positions via digital incremental quadrature signals (usually named A and B) and a clear signal (usually named N for null or Z for zero).

#### N STGNAL

The N signal can be used to clear the position counter or to take a snapshot. To continuously monitor the N channel and trigger clearing of the encoder position or latching of the position, where the N channel event has been detected, set the flag *clr\_cont*. Alternatively it is possible to react to the next encoder N channel event only, and automatically disable the clearing or latching of the encoder position after the first N signal event (flag *clr\_once*). This might be desired because the encoder gives this signal once for each revolution.

Some encoders require a validation of the N signal by a certain configuration of A and B polarity. This can be controlled by *pol\_A* and *pol\_B* flags in the *ENCMODE* register. For example, when both *pol\_A* and *pol\_B* are set, an active N-event is only accepted during a high polarity of both, A and B channel.

For clearing the encoder position  $ENC\_POS$  with the next active N event set  $clr\_enc\_x = 1$  and  $clr\_once = 1$  or  $clr\_cont = 1$ .



Figure 20.1 Outline of ABN signals of an incremental encoder

### THE ENCODER CONSTANT ENC CONST

The encoder constant *ENC\_CONST* is added to or subtracted from the encoder counter on each polarity change of the quadrature signals AB of the incremental encoder. The encoder constant *ENC\_CONST* represents a signed fixed point number (16.16) to facilitate the generic adaption between motors and encoders. In decimal mode, the lower 16 bits represent a number between 0 and 9999. For stepper motors equipped with incremental encoders the fixed number representation allows very comfortable parameterization. Additionally, mechanical gearing can easily be taken into account. Negating the sign of *ENC\_CONST* allows inversion of the counting direction to match motor and encoder direction.

### Examples:

- Encoder factor of 1.0: ENC\_CONST = 0x0001.0x0000 = FACTOR.FRACTION
- Encoder factor of -1.0: *ENC\_CONST* = 0xFFFF.0x0000. This is the two's complement of 0x00010000. It equals (2^16-(FACTOR+1)).(2^16-FRACTION)
- Decimal mode encoder factor 25.6: 00025.6000 = 0x0019.0x1770 = FACTOR.DECIMALS

Decimal mode encoder factor -25.6: 0xFFE6.4000 = 0xFFE6.0x0FAO. This equals (2^16-(FACTOR+1)).(10000-DECIMALS)

### THE ENCODER COUNTER X\_ENC

The encoder counter *X\_ENC* holds the current encoder position ready for read out. Different modes concerning handling of the signals A, B, and N take into account active low and active high signals found with different types of encoders. For more details please refer to the register mapping in section 6.4.

### THE REGISTER ENC\_STATUS

The register *ENC\_STATUS* holds the status concerning the event of an encoder clear upon an N channel signals. The register *ENC\_LATCH* stores the actual encoder position on an N signal event.

# **20.1** Encoder Timing

The encoder inputs use analog and digital filtering to ensure reliable operation even with increased cable length. The maximum continuous counting rate is limited by input filtering to 2/3 of  $f_{CLK}$ .

| Encoder interface timing   | AC-Characteristics               |                         |                        |                       |           |      |
|----------------------------|----------------------------------|-------------------------|------------------------|-----------------------|-----------|------|
|                            | clock period is t <sub>CLK</sub> |                         |                        |                       |           |      |
| Parameter                  | Symbol                           | Conditions              | Min                    | Тур                   | Max       | Unit |
| Encoder counting frequency | f <sub>CNT</sub>                 |                         |                        | <2/3 f <sub>CLK</sub> | $f_{CLK}$ |      |
| A/B/N input low time       | t <sub>ABNL</sub>                |                         | 3 t <sub>CLK</sub> +20 |                       |           | ns   |
| A/B/N input high time      | t <sub>ABNH</sub>                |                         | 3 t <sub>CLK</sub> +20 |                       |           | ns   |
| A/B/N spike filtering time | t <sub>FILTABN</sub>             | Rising and falling edge |                        | 3 t <sub>CLK</sub>    |           |      |

# 20.2 Setting the Encoder to Match Motor Resolution

Encoder example settings for motor parameters: USC=256 µsteps, 200 fullstep motor Factor = FSC\*USC / encoder resolution

| ENCODER EXAMPLE SETTINGS FOR A 200 FULLSTEP MOTOR WITH 256 MICROSTEPS |                                                  |                                  |  |  |
|-----------------------------------------------------------------------|--------------------------------------------------|----------------------------------|--|--|
| Encoder resolution                                                    | Required encoder factor                          | Comment                          |  |  |
| 200                                                                   | 256                                              |                                  |  |  |
| 360                                                                   | 142.2222<br>= 9320675.5555 / 2^16                | No exact match possible!         |  |  |
|                                                                       | = 1422222.2222 / 10000                           |                                  |  |  |
| 500                                                                   | 102.4<br>= 6710886.4 / 2^16<br>= 1024000 / 10000 | Exact match with decimal setting |  |  |
| 1000                                                                  | 51.2                                             | Exact match with decimal setting |  |  |
| 1024                                                                  | 50                                               |                                  |  |  |
| 4000                                                                  | 12.8                                             | Exact match with decimal setting |  |  |
| 4096                                                                  | 12.5                                             |                                  |  |  |
| 16384                                                                 | 3.125                                            |                                  |  |  |

### Example:

The encoder constant register shall be programmed to 51.2 in decimal mode. Therefore, set  $ENC\_CONST = 51 * 2^{16} + 0.2 * 10000$ 

# 20.3 Closing the Loop

Depending on the application, an encoder can be used for different purposes. Medical applications often require an additional and independent monitoring to detect hard or soft failure. Upon failure, the machine can be stopped and restarted manually. Use *ENC\_DEVIATION* setting and interrupt to safely detect a step loss failure / mismatch between motor and encoder.

Less critical applications may use the encoder to detect failure, stop the motors upon step loss and restart automatically. A different use of the encoder allows increased positioning precision by positioning directly to encoder positions. The application can modify target positions based on the deviation, or even regularly update the actual position with the encoder position.

To realize a directly encoder based commutation, TRINAMIC offers the new S-ramp closed loop motion controller TMC4361.

### 21 DC Motor or Solenoid

The TMC5160 can drive one or two DC motors using one coil output per DC motor. Either a torque limited operation, or a voltage based velocity control with optional torque limit is possible.

#### **CONFIGURATION AND CONTROL**

Set the flag *direct\_mode* in the *GCONF* register. In direct mode, the coil current polarity and coil current, respectively the PWM duty cycle become controlled by register *XTARGET* (0x2D). Bits 8..0 control motor A and Bits 24..16 control motor B PWM. Additionally to this setting, the current limit is scaled by *IHOLD*. The STEP/DIR inputs and the motion controller are not used in this mode.

#### PWM DUTY CYCLE VELOCITY CONTROL

In order to operate the motor at different velocities, use the StealthChop voltage PWM mode in the following configuration:

en\_pwm\_mode = 1, pwm\_autoscale = 0, PWM\_OFS = 255, PWM\_GRAD = 4, IHOLD = 31 Set TOFF > 0 to enable the driver.

In this mode the driver behaves like a 4-quadrant power supply. The direct mode setting of PWM A and PWM B using XTARGET controls motor voltage, and thus the motor velocity. Setting the corresponding PWM bits between -255 and +255 (signed, two's complement numbers) will vary motor voltage from -100% to 100%. With  $pwm\_autoscale$  = 0, current sensing is not used and the sense resistors should be eliminated or 150m $\Omega$  or less to avoid excessive voltage drop when the motor becomes heavily loaded up to 2.5A. Especially for higher current motors, make sure to slowly accelerate and decelerate the motor in order to avoid overcurrent or triggering driver overcurrent detection.

To activate optional motor freewheeling, set IHOLD = 0 and FREEWHEEL = %01.

### **ADDITIONAL TORQUE LIMIT**

In order to additionally take advantage of the motor current limitation (and thus torque controlled operation) in StealthChop mode, use automatic current scaling (pwm\_autoscale = 1, PWM\_OFS = 30). The actual current limit is given by IHOLD and scaled by the respective motor PWM amplitude, e.g. PWM = 128 yields in 50% motor velocity and 50% of the current limit set by IHOLD. In case two DC motors are driven in voltage PWM mode, note that the automatic current regulation will work only for the motor which has the higher absolute PWM setting. The PWM of the second motor also will be scaled down in case the motor with higher PWM setting reaches its current limitation.

### **PURELY TORQUE LIMITED OPERATION**

For a purely torque limited operation of one or two motors, spread cycle chopper individually regulates motor current for both full bridge motor outputs. When using SpreadCycle, the upper motor velocity is limited by the supply voltage only (or as determined by the load on the motor).

# 21.1 Solenoid Operation

The same way, one or two solenoids (i.e. magnetic coil actuators) can be operated using SpreadCycle chopper. For solenoids, it is often desired to have an increased current for a short time after switching on, and reduce the current once the magnetic element has switched. This is automatically possible by taking advantage of the automatic current scaling (IRUN, IHOLD, IHOLDDELAY and TPOWERDOWN). The current scaling in direct\_mode is still active, but will not be triggered if no step impulse is supplied. Therefore, a step impulse must be given to the STEP input whenever one of the coils shall be switched on. This will increase the current for both coils at the same time.

# 22 Quick Configuration Guide

This guide is meant as a practical tool to come to a first configuration and do a minimum set of measurements and decisions for tuning the driver. It does not cover all advanced functionalities, but concentrates on the basic function set to make a motor run smoothly. Once the motor runs, you may decide to explore additional features, e.g. freewheeling and further functionality in more detail. A current probe on one motor coil is a good aid to find the best settings, but it is not a must.

### CURRENT SETTING AND FIRST STEPS WITH STEALTHCHOP



Figure 22.1 Current setting and first steps with StealthChop

### TUNING STEALTHCHOP AND SPREADCYCLE



Figure 22.2 Tuning StealthChop and SpreadCycle

### MOVING THE MOTOR USING THE MOTION CONTROLLER



Figure 22.3 Moving the motor using the motion controller

### **ENABLING COOLSTEP (ONLY IN COMBINATION WITH SPREADCYCLE)**



Figure 22.4 Enabling CoolStep (only in combination with SpreadCycle)

### **SETTING UP DCSTEP**



Figure 22.5 Setting up DcStep